Design and Development of Reliable and Fault-tolerant Network-on-chip Router Architecture

Design and Development of Reliable and Fault-tolerant Network-on-chip Router Architecture
Author :
Publisher :
Total Pages : 137
Release :
ISBN-10 : 1303167808
ISBN-13 : 9781303167805
Rating : 4/5 (805 Downloads)

Book Synopsis Design and Development of Reliable and Fault-tolerant Network-on-chip Router Architecture by : Abdulaziz Alhussien

Download or read book Design and Development of Reliable and Fault-tolerant Network-on-chip Router Architecture written by Abdulaziz Alhussien and published by . This book was released on 2013 with total page 137 pages. Available in PDF, EPUB and Kindle. Book excerpt: Networks on Chip (NoC) systems have been proposed as potential solutions for the interconnect demands in multi-processor System-on-Chip (MPSoC) environments. With the increase in the number of transistors on-chip and as CMOS technology scales down to nano technology, electronic components and interconnects are vulnerable to the effects of radiation, temperature variations and fabrication defects. The reliability of interconnection networks becomes a critical design factor. This has led to the design and the development of robust and fault-tolerant architectures. This dissertation addresses some of the key challenges in designing fault-tolerant NoC systems. Fault-tolerant adaptive routing algorithms for 2D mesh NoC architectures are proposed. The new adaptive routing algorithms for NePA architecture are able to tolerate faults in links in the NoC by rerouting packets in a proper alternative direction. The required hardware and software extensions are discussed and the performance of the router design is evaluated. The performance and its hardware complexity of the router demonstrate the feasibility of providing fault-tolerance design for NoC. Moreover, deadlock and livelock situations affect the functionality and the performance of NoC platforms. Thus. this dissertation considers these challenges as well when developing routing algorithms. The routing algorithms are verified to provide low overhead performance while ensuring deadlock/livelock freedom. This dissertation also proposes fault-tolerant routing algorithms for high throughput Diagonal Mesh NePA (DMesh) NoC. The routing algorithms are optimized to achieve efficient performance and low cost overhead while maintaining the correctness and deadlock/livelock freedom. To achieve high performance computing, hundreds of cores are integrated inside a chip. As cores and interconnections run synchronously at certain frequencies, Electromagnetic Interference (EMI) becomes very high and may affect the electronic circuits and therefore generate faults. An asynchronous NoC chip that is based on delay-insistent logic is proposed. Performance evaluation has demonstrated the proposed approach as a solution to implement Globally Asynchronous/Locally synchronous (GALS) architectures.


Design and Development of Reliable and Fault-tolerant Network-on-chip Router Architecture Related Books

Design and Development of Reliable and Fault-tolerant Network-on-chip Router Architecture
Language: en
Pages: 137
Authors: Abdulaziz Alhussien
Categories:
Type: BOOK - Published: 2013 - Publisher:

DOWNLOAD EBOOK

Networks on Chip (NoC) systems have been proposed as potential solutions for the interconnect demands in multi-processor System-on-Chip (MPSoC) environments. Wi
Fault Tolerant Network-on-Chip Router Architectures for Multi-Core Architectures
Language: en
Pages: 147
Authors: Pavan Kamal Sudheendra Poluri
Categories:
Type: BOOK - Published: 2014 - Publisher:

DOWNLOAD EBOOK

As the feature size scales down to deep nanometer regimes, it has enabled the designers to fabricate chips with billions of transistors. The availability of suc
Network-on-Chip
Language: en
Pages: 392
Authors: Santanu Kundu
Categories: Technology & Engineering
Type: BOOK - Published: 2018-09-03 - Publisher: CRC Press

DOWNLOAD EBOOK

Addresses the Challenges Associated with System-on-Chip Integration Network-on-Chip: The Next Generation of System-on-Chip Integration examines the current issu
Designing 2D and 3D Network-on-Chip Architectures
Language: en
Pages: 271
Authors: Konstantinos Tatas
Categories: Technology & Engineering
Type: BOOK - Published: 2013-10-08 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

This book covers key concepts in the design of 2D and 3D Network-on-Chip interconnect. It highlights design challenges and discusses fundamentals of NoC technol
Networks on Chip
Language: en
Pages: 304
Authors: Axel Jantsch
Categories: Computers
Type: BOOK - Published: 2007-05-08 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

As the number of processor cores and IP blocks integrated on a single chip is steadily growing, a systematic approach to design the communication infrastructure