Design and Evaluation of Efficient Router Architecture for Triplet-Based Network-on-Chip Topology
Author | : Yang Zhang |
Publisher | : |
Total Pages | : 13 |
Release | : 2014 |
ISBN-10 | : OCLC:1251676714 |
ISBN-13 | : |
Rating | : 4/5 ( Downloads) |
Download or read book Design and Evaluation of Efficient Router Architecture for Triplet-Based Network-on-Chip Topology written by Yang Zhang and published by . This book was released on 2014 with total page 13 pages. Available in PDF, EPUB and Kindle. Book excerpt: A network-on-chip (NoC) router serves an important function in network communication performance. A high-performance router will help build a high-throughput, power-efficient, and low-latency NoC. However, the existing baseline router of a triplet-based NoC topology cannot fully optimize the potential performance, because it does not consider the characteristics of triplet-based NoC topology. This paper presents the topology-related router architecture for a triplet-based topology, called X Router. The baseline router architecture is optimized using four measures, namely, simplified crossbar switch, express virtual channel, group-priority scheme, and shared buffer organization. Simulation results using the cycle-accurate simulator Noxim show that the X Router cannot only decrease traffic latency and energy consumption, but also improve throughput over the baseline router architecture.