Modeling, Optimization and Testing for Analog/mixed-signal Circuits in Deeply Scaled CMOS Technologies

Modeling, Optimization and Testing for Analog/mixed-signal Circuits in Deeply Scaled CMOS Technologies
Author :
Publisher :
Total Pages :
Release :
ISBN-10 : OCLC:706487471
ISBN-13 :
Rating : 4/5 ( Downloads)

Book Synopsis Modeling, Optimization and Testing for Analog/mixed-signal Circuits in Deeply Scaled CMOS Technologies by : Guo Yu

Download or read book Modeling, Optimization and Testing for Analog/mixed-signal Circuits in Deeply Scaled CMOS Technologies written by Guo Yu and published by . This book was released on 2011 with total page pages. Available in PDF, EPUB and Kindle. Book excerpt: As CMOS technologies move to sub-100nm regions, the design and verification for analog/mixed-signal circuits become more and more difficult due to the problems including the decrease of transconductance, severe gate leakage and profound mismatches. The increasing manufacturing-induced process variations and their impacts on circuit performances make the already complex circuit design even more sophisticated in the deeply scaled CMOS technologies. Given these barriers, efforts are needed to ensure the circuits are robust and optimized with consideration of parametric variations. This research presents innovative computer-aided design approaches to address three such problems: (1) large analog/mixed-signal performance modeling under process variations, (2) yield-aware optimization for complex analog/mixedsignal systems and (3) on-chip test scheme development to detect and compensate parametric failures. The first problem focus on the efficient circuit performance evaluation with consideration of process variations which serves as the baseline for robust analog circuit design. We propose statistical performance modeling methods for two popular types of complex analog/mixed-signal circuits including Sigma-Delta ADCs and charge-pump PLLs. A more general performance modeling is achieved by employing a geostatistics motivated performance model (Kriging model), which is accurate and efficient for capturing stand-alone analog circuit block performances. Based on the generated block-level performance models, we can solve the more challenging problem of yield-aware system optimization for large analog/mixed-signal systems. Multi-yield pareto fronts are utilized in the hierarchical optimization framework so that the statistical optimal solutions can be achieved efficiently for the systems. We further look into on-chip design-for-test (DFT) circuits in analog systems and solve the problems of linearity test in ADCs and DFT scheme optimization in charge-pump PLLs. Finally a design example of digital intensive PLL is presented to illustrate the practical applications of the modeling, optimization and testing approaches for large analog/mixed-signal systems.


Modeling, Optimization and Testing for Analog/mixed-signal Circuits in Deeply Scaled CMOS Technologies Related Books

Modeling, Optimization and Testing for Analog/mixed-signal Circuits in Deeply Scaled CMOS Technologies
Language: en
Pages:
Authors: Guo Yu
Categories:
Type: BOOK - Published: 2011 - Publisher:

DOWNLOAD EBOOK

As CMOS technologies move to sub-100nm regions, the design and verification for analog/mixed-signal circuits become more and more difficult due to the problems
VLSI
Language: en
Pages: 467
Authors: Zhongfeng Wang
Categories: Technology & Engineering
Type: BOOK - Published: 2010-02-01 - Publisher: BoD – Books on Demand

DOWNLOAD EBOOK

The process of Integrated Circuits (IC) started its era of VLSI (Very Large Scale Integration) in 1970’s when thousands of transistors were integrated into on
Variation Aware Analog and Mixed-Signal Circuit Design in Emerging Multi-Gate CMOS Technologies
Language: en
Pages: 131
Authors: Michael Fulde
Categories: Technology & Engineering
Type: BOOK - Published: 2009-10-27 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

Since scaling of CMOS is reaching the nanometer area serious limitations enforce the introduction of novel materials, device architectures and device concepts.
Nano-scale CMOS Analog Circuits
Language: en
Pages: 397
Authors: Soumya Pandit
Categories: Technology & Engineering
Type: BOOK - Published: 2018-09-03 - Publisher: CRC Press

DOWNLOAD EBOOK

Reliability concerns and the limitations of process technology can sometimes restrict the innovation process involved in designing nano-scale analog circuits. T
Tradeoffs and Optimization in Analog CMOS Design
Language: en
Pages: 632
Authors: David Binkley
Categories: Technology & Engineering
Type: BOOK - Published: 2008-09-15 - Publisher: John Wiley & Sons

DOWNLOAD EBOOK

Analog CMOS integrated circuits are in widespread use for communications, entertainment, multimedia, biomedical, and many other applications that interface with